# HIGH CURRENT DENSITY AND HIGH POWER DENSITY OPERATION OF ULTRA HIGH SPEED InP DHBTs

Mattias Dahlström, Zach Griffith, Young-Min Kim<sup>2</sup>, Mark J.W. Rodwell Department of Electrical and Computer Engineering University of California, Santa Barbara, CA 93106, USA (2) Now with Sandia National Laboratories

E-mail: mattias@ece.ucsb.edu, 805-893-3543

# Abstract

We report thermal design and characterization of high-current-density InP double heterojunction bipolar transistors (DHBT) designed for 150 GHz logic operation. Low thermal resistance DHBTs were obtained through use of InP collectors and composite InGaAs/InP subcollectors containing as little as 12.5 nm InGaAs for ohmic contacts. When biased at  $J_e = 8 \text{ mA/}\mu\text{m}^2$  and  $V_{ce} = 1.45 \text{ V}$  (11.6 mW/ $\mu\text{m}^2$  dissipation), producing 370 GHz  $f_{\tau}$  and 459 GHz  $f_{max}$  [1], the devices exhibit only 69 °C emitter junction heating. The DHBTs operate without destruction at 10 mA/ $\mu\text{m}^2$  at  $V_{ce} = 2 \text{ V}$ , a 20 mW/ $\mu\text{m}^2$  dissipation. We also report on the improvements obtained through reducing the InGaAs subcollector ohmic contact layer thickness for improved device heat-sinking into the substrate.

## I. Introduction

To minimize  $\Delta V_{logic}C_{cb}/I_c$  charging times in ~ 150 GHz logic ICs, InP DHBTs must operate at a current density of 5-10 mA/ $\mu$ m<sup>2</sup> [2], at 1.5 Volt V<sub>ce</sub>, hence 7.5-15 mW/ $\mu$ m<sup>2</sup> power dissipation. The maximum current density is limited by the Kirk effect and by thermal failure through device heating. A high Kirk threshold is achieved by thinning the collector, appropriate choice of collector doping, and correct basecollector grade design, but is ultimately set by the transport properties of the collector material [2-6]. Low thermal resistance is achieved through the use of double heterojunction bipolar transistors using a high-thermal-conductivity InP collector, as opposed to SHBTs, where the collector is lowthermal-conductivity InGaAs. The subcollector and any underlying layers must contain only minimal thicknesses of low thermal conductivity InGaAs or InAlAs layers. Through employing these improvements, InP DHBTs can be operated at power densities exceeding  $20 \text{ mW}/\mu\text{m}^2$ .

#### **II.** Theory

HBTs generate heat primarily in the collector depletion region [3], and the upper portions of the subcollector, where energetic electrons undergo scattering. Thermal resistance between the collector and substrate must be minimized, hence low-thermal resistance collector and subcollector materials are necessary for effective heat transfer. InP,  $In_{0.53}Ga_{0.47}As$ , and InAlAs have respectively 65, ~5, and ~10 Watt/(K-meter) thermal conductivities at room temperature [5]. These room-temperature thermal conductivities decrease with lattice temperature and are ~20% poorer at 80 °C. Other ternary or quaternary materials have similarly poor thermal conductivily due to phonon Rayleigh scattering from the alloy disorder. Thermal conductivity also decreases with increased doping

and defect density, but available data is limited [3,5]. Additionally, in HBTs configured for microwave probe testing, the large emitter metal contact pads provide significant additional heat removal, an effect much less significant for HBTs within an IC with its complex wiring environment [7]. If the collector thermal resistance is high and heat removal through the emitter metal is significant, then vertical heat flow through the high-thermal-resistance InGaAs base will result in an emitter junction substantially cooler than the collector junction. In that case, thermal resistance measured by the standard  $V_{be}$  technique [8-13] – which provides the temperature rise in the base-emitter junction - seriously underestimates the collector temperature [7].

| Thickness<br>(nm) | Material                                 | Doping<br>cm <sup>-3</sup> | Description    |  |
|-------------------|------------------------------------------|----------------------------|----------------|--|
| 40                | In <sub>0.53</sub> Ga <sub>0.47</sub> As | 3E19 : Si                  | Emitter Cap    |  |
| 8                 | InP                                      | 3E19 : Si                  | Emitter        |  |
| 10                | InP                                      | 8E17 : Si                  | Emitter        |  |
| 30                | InP                                      | 3E17 : Si                  | Emitter        |  |
| 30                | In <sub>0.53</sub> Ga <sub>0.47</sub> As | 8-5E19 : C                 | Base           |  |
| 20                | In <sub>0.53</sub> Ga <sub>0.47</sub> As | 3E16 : Si                  | Setback        |  |
| 24                | InGaAlAs                                 | 3E16 : Si                  | Base-Col Grade |  |
| 3                 | InP                                      | 3E18 : Si                  | Delta doping   |  |
| 103               | InP                                      | 3E16 : Si                  | Collector      |  |
| 12.5              | In <sub>0.53</sub> Ga <sub>0.47</sub> As | 1.5E19 : Si                | Sub Collector  |  |
| 300               | InP                                      | 2E19 : Si                  | Sub Collector  |  |
| Substrate         | SI : InP                                 |                            |                |  |

Table 1: Layer composition for DHBT-19b [1]. Maindifferences in layer composition between samples aredescribed in Table 2.

An InP collector is clearly superior to an InGaAs collector from a device self-heating perspective due to the higher

thermal conductivity of InP. HBTs incorporating a collector pedestal implant [16] also offers superior thermal resistance compared to mesa-etched collectors due to the confined heat flow in the latter case, especially if the base-collector junction is strongly undercut. The transferred substrate process, in which the main heat-flow is through the emitter, suffers from high thermal resistance due to the small base-emitter junction area [10].

Subcollector design faces several demands. The InGaAs subcollector laver serves as an etch-stop laver for the base-collector mesa etch and provides a lower collector contact resistance (10  $\Omega$ – $\mu$ m<sup>2</sup>) compared to contacts to N<sup>+</sup> InP (150  $\Omega$ - $\mu$ m<sup>2</sup>) [14]. Even at 25 nm thickness, such layers contribute substantially to DHBT thermal resistance. Below 5 nm thickness, the InGaAs layer does not provide a low contact resistance layer due to limited selectivity of the basecollector etch and to nonzero ohmic contact alloy depth. The overall thickness of the subcollector is limited by planarity considerations, while increased dislocation density is observed for doping above  $3 \cdot 10^{19}$  cm<sup>-3</sup>. Our recent DHBTs consequently use a subcollector having 300 nm InP and 12.5 nm InGaAs, doped at  $1.5 \cdot 10^{19}$  and at  $2 \cdot 10^{19}$  cm<sup>-3</sup>. For metamorphic InP DHBTs grown on GaAs, thermal resistance is also strongly dependent on the thermal conductivity of the buffer layer, as reported by Kim et al [10-13], who showed low thermal resistance InP buffers provided superior heat conduction compared to alternative ternary buffers.

| Device   | Buffer  | Tc   | Tsc    | Tsc  | $\theta_{JA}$ |
|----------|---------|------|--------|------|---------------|
|          | (µm)    | (nm) | InGaAs | InP  | K/mW          |
|          |         |      | (nm)   | (nm) |               |
| DHBT-M1  | -       | 200  | 25     | 125  | 2.5           |
| DHBT-19b | -       | 150  | 12.5   | 300  | 1.8           |
| DHBT-23  | -       | 150  | 12.5   | 300  | 1.4           |
| M-HBT-1  | InAlP   | 200  | 50     | 125  | 7.6           |
|          | 1.5     |      |        |      |               |
| M-HBT-2  | InP 1.5 | 200  | 50     | 125  | 3.3           |
| M-HBT-11 | InP 1.5 | 200  | 25     | 300  | 3.1           |

Table 2: Thermal characteristics. M-HBTs are metamorphic devices; others are lattice matched.  $T_c$  is the collector depletion thickness, and  $T_{sc}$  the subcollector layer thicknesses. The emitter junction areas are 0.5 by 7  $\mu$ m = 3.5  $\mu$ m<sup>2</sup>.

### **III. Experiment and Measurements**

InP DHBTs [1,4,6,10-14] were fabricated in an all wetetch mesa process with self-aligned base contacts. Passivation and planarization was done by using either polyimide or benzocyclobutene (BCB). Emitter contact widths vary 0.4-2  $\mu$ m with a fixed emitter length of 8  $\mu$ m. The base contact extends 0.5  $\mu$ m on each side of the emitter metal. A 1  $\mu$ m thick gold interconnect layer contacts device terminals. The interconnect contact to the emitter was 5.5  $\mu$ m long for an 8  $\mu$ m contact, providing significant heat removal through the emitter contact. In earlier designs [4] the interconnect contact was 2.5  $\mu$ m long, but it was shown [7] that a wider contact provided superior heat removal at a negligible increase in parasitic capacitance.  $\beta$  varies from 12-41 and B<sub>VCEO</sub> from 3.5-7.5 V depending on collector thickness, base design, and passivation.



Figure 1: DHBT-19b DC characteristics. Note the thermally induced negative output conductance is only observed above 8 mA/ $\mu$ m<sup>2</sup>. The subcollector was composed of 12.5 nm In<sub>47</sub>Ga<sub>53</sub>As and 300 nm InP.



Figure 2: DHBT-19b peak RF characteristics [1]. Measurements were done in the 5-30 GHz and 75-110 GHz range.

The thermal resistance  $\theta_{JA}$  (R<sub>th</sub>) at the base-emitter junction was measured by observing the change in  $V_{be}$  at fixed  $I_c$  while varying the applied  $V_{ce}$  (1), [3,8-13].

$$\frac{\partial V_{be}}{\partial V_{ce}}\Big|_{\text{fixed }I_c} = \frac{\partial T}{\partial P} \frac{\partial P}{\partial V_{CE}} \frac{\partial V_{be}}{\partial T}\Big|_{\text{fixed }I_c} \cong \theta_{JA} \cdot I_C \phi \tag{1}$$

 $\phi$  is the thermoelectric feedback coefficient. The value of  $\phi$ , which varies from 1.0 to 0.9 mV/K at the current densities used here, was referenced from Liu [8-9].  $\phi$  is a weakly material dependent parameter that changes little with emitterbase composition.  $\phi$  measured for the InP/InGaAs HBTs reported here varies by as little as 4 % compared to AlGaAs/GaAs HBTs [8].

Thermal characteristics were measured on DHBTs grown on both InP and GaAs substrates, the latter using InP and InAlP metamorphic buffer layers [10-13]. For the

measurements,  $I_c$  was fixed at 5 mA and  $V_{ce}$  was spanned from 1.0-1.8 Volts. Table 2 and figures 3 and 4 summarize the thermal measurements. Thermal resistance is plotted as a function of base-collector junction area.

Reducing the InGaAs subcollector thickness from 25 nm to 12.5 nm reduced  $\theta_{JA}$  from 2.5 to 1.4-1.8 K/mW for lattice-matched DHBTs with a 0.6 x 8 um<sup>2</sup> emitter junction area. For metamorphic DHBTs, reducing the InGaAs contribution of the subcollector from 50 to 25 nm reduces  $\theta_{JA}$  from 3.3 to 3.1 K/mW for similar emitter dimensions. The two lattice matched DHBTs with 12.5 nm InGaAs subcollector contact thickness showed significantly different thermal resistance, with the BCB passivated device showing the highest gain as well as the lowest thermal resistance. Given the low thermal conductivity of both polyimide and BCB, this difference must be explained by other factors.

The thermal resistance for a 0.6 x 8  $\mu$ m<sup>2</sup> DHBT exhibiting a 370 GHz  $f_{\tau}$  and 459 GHz  $f_{max}$  (fig. 1-2) was 1.5 K/mW, indicating 69 °C temperature rise at  $J_c = 8 \text{ mA}/\mu\text{m}^2$  and  $V_{ce} = 1.45 \text{ V}$  (11.6 mW/ $\mu\text{m}^2$  dissipation) [1]. This particular DHBT is biased just below the Kirk current threshold. The device has a 150 nm collector and functions at 10 mA/ $\mu$ m<sup>2</sup> with  $V_{ce} = 2.0$  V without destruction (fig. 1). While the low-current  $B_{VCEO}$  is 5.6 Volts, at higher current densities DHBTs on the same wafer exhibit thermallydriven failure at ~18 mW/ $\mu$ m<sup>2</sup> power density. The typical operating area used for an emitter coupled logic (ECL) digital circuit is shown in figure 5, illustrating a significant device operating safety margin. A static frequency divider was constructed using the same epitaxial layer structure and device layout-demonstrating a maximum operation to 118.7 GHz [15].



Figure 3: Measured thermal resistances for lattice matched HBTs.  $I_c = 5 \text{ mA}$ ,  $V_{ce} = 1.5 \text{ V}$ , P = 7.5 mW



Figure 4: Measured thermal resistances for metamorphic HBTs.  $I_c=5 \text{ mA}$ ,  $V_{ce}=1.5 \text{ V}$ , P=7.5 mW.

#### V. Conclusion

InP DHBTs must operate at high current densities for both high  $f_t$  and  $f_{max}$ , and to minimize gate delay for high speed digital logic. At high current densities associated with high device speed, thermally-driven failure restricts allowable applied voltage to well below  $B_{VCEO}$ . The DC safe operating area (SOA) is a key device parameter. Using DHBTs with minimal InGaAs in the subcollector, we demonstrate DHBTs whose SOA well exceeds the bias conditions required for high transistor bandwidth.

Reducing the InGaAs subcollector thickness from 25 nm to 12.5 nm decreased the thermal resistance by 28-44 % for lattice matched DHBTs. For metamorphic DHBTs, reducing the subcollector thickness from 50 nm to 25 nm reduced the thermal resistance by 6 %. This trend illustrates the importance of eliminating or reducing the thickness of those epitaxial layers within a DHBT structure that would prevent next generation InGaAs/InP based HBT device operation from being Kirk effect limited (higher operating current and power density) as opposed to operating in a prematurely limited thermal regime.



Figure 5: Measured bias range for device failure, as well as ECL bias area for a UCSB designed static frequency divider.

#### Acknowledgement

This work was supported by the Office of Naval Research under grants N00014-01-1-0065 and N00014-01-1-0024, and by DARPA under the TFAST program N66001-02-C-8080.

#### References

- 1. Z. Griffith, M. Dahlström, M. Urteaga, M.J.W. Rodwell "InGaAs/InP mesa DHBTs with simultaneously high  $f_{\tau}$ and  $f_{max}$ , and low  $C_{cb}/I_c$  ratio", *IEEE Electron Device Letters*, vol. 25, no. 5, 2004
- M.J.W. Rodwell, M. Urteaga, Y. Betser, D. Scott, M. Dahlström, S. Lee, S. Krishnan, T. Mathew. S. Jaganathan. Y. Wei, D. Mensa, J. Guthrie, R. Pullela, Q. Lee, B. Agarwal, U. Bhattacharya, S. Long, "Scaling of InGaAs/InAlAs HBTs for High Speed Mixed-Signal and mm-Wave ICs", *International Journal of High Speed Electronics and Systems* Vol. 11, No. 1, pp. 159-215, 2001
- 3. W. Liu, "Handbook of III-V Heterojunction Bipolar Transistors", John Wiley and Sons Inc., 1998
- M. Dahlström, X.-M. Fang, D. Lubyshev, M. Urteaga, S. Krishnan, N. Parthasarathy, Y.M. Kim, Y. Wu, J.M. Fastenau, W.K. Liu, and M.J.W. Rodwell, "Wideband DHBTs Using a Graded Carbon-Doped InGaAs Base" *IEEE Electron Device Letters*, vol. 24, no. 7, pp. 433-435, 2003
- Pavlanovski V., Ph.D. dissertation. Tech. Univ. Wien, 2000, available online at : <u>http://www.iue.tuwien.ac.at/publications/PhD%20Theses/palankovski/</u>
- M. Dahlström, Z. Griffith, M. Urteaga, X-M. Fang, D. Lubyshev, Y. Wu, J.M. Fastenau, W.K. Liu, and M.J.W. Rodwell, ``InGaAs / InP DHBT's with > 370 GHz ft and fmax using a Graded Carbon-doped Base", *Post-deadline proceedings of Device Research Conference 2003*, Salt Lake City, June 2003
- I. Harrison, M. Dahlström, S. Krishnan, Z. Griffith, Y.M. Kim, M.J.W Rodwell, "Thermal Limitations of InP HBT's in 80 and 160 Gbits-1 IC's" Conference Proceedings 2003 IEEE International Conference on Indium Phosphide and Related Materials, Santa Barbara, CA, 12-16 May, pp. 160-163, 2003
- W. Liu, H-F. Chau, E. Beam, "Thermal properties and Thermal Instabilities of InP-Based Heterojunction Bipolar Transistors", *IEEE Transactions on Electron Devices*, Vol. 43 No.3, March 1996, pp. 388-395
- W. Liu, "Thermal Coupling in 2-Finger Heterojunction Bipolar Transistors", *IEEE Transactions on Electron Devices*, Vol. 42 No. 6, June 1995
- Yun Wei, Sangmin Lee, P.K. Sundararajan, Mattias Dahlstrom, Miguel Urteaga, Mark Rodwell, "High current (100mA) InP/InGaAs/InP DHBTs with 330 GHz fmax", IEEE Indium Phosphide and Related Materials Conference, Stockholm, Sweden, May 12-16, 2002.

- Y.M. Kim, M. Dahlström, M.J.W. Rodwell, A.C. Gossard, "Thermal Properties of Metamorphic Buffer Materials for Growth of InP Double Heterojunction Bipolar Transistors on GaAs Substrates", *IEEE Trans. Electron Devices*, 2003, Vol. 50, No. 5, pp. 1411-1413, May 2003
- Y. M. Kim, M. Urteaga, M. Dahlstrom, M.JW.. Rodwell, A.C. Gossard, "200 GHz f<sub>max</sub>, f<sub>t</sub> InP/In<sub>0.53</sub>Ga<sub>0.47</sub>As/InP metamorphic double heterojunction bipolar transistors on GaAs substrates" *Proceedings of International Conference on Indium Phosphide and Related Materials* 2003, 12-16 May 2003
- Y.M. Kim, Z. Griffith, M.J.W. Rodwell, A.C. Gossard, "Low Leakage and High Speed InP/In0.53Ga0.47As/InP Metamorphic Double Heterojunction Bipolar Transistors on GaAs Substrates", *International Semiconductor Device Research Symposium*, Washington, D.C., 10-12 Dec., pp. 350-351, 2003
- 14. M. Dahlström, "Ultra Wideband Double Heterojunction InP Transistors", *PhD Thesis*, *available online at*: www.lib.kth.se/ May 2003
- 15. Z. Griffith, M. Dahlström, M. Seo, M.J.W. Rodwell, M. Urteaga, R. Pierson, P. Rowell, B. Brar, S. Lee, N. Nguyen, and C. Nguyen, "Ultra high frequency static dividers in a narrow mesa InGaAs/InP DHBT technology", *Proceedings of International Conference on Indium Phosphide and Related Materials 2004*, 2004
- Y. Dong, *et al.*, "InP heterojunction bipolar transistor with a selectively implanted collector pedestal," *International Semiconductor Device Research Symposium Proceedings*, 2003, pp. 348-9