# Collector-Pedestal InGaAs/InP DHBTs Fabricated in a Single-Growth, Triple-Implant Process

Navin Parthasarathy, Zach Griffith, Christoph Kadow, Uttam Singisetti, Mark J. W. Rodwell, *Fellow, IEEE*, Xiao-Ming Fang, Dmitri Loubychev, Ying Wu, *Member, IEEE*, Joel M. Fastenau, *Member, IEEE*, and Amy W. K. Liu, *Senior Member, IEEE* 

Abstract—This letter reports InP/In<sub>0.53</sub>Ga<sub>0.47</sub>As/InP double heterojunction bipolar transistors (DHBTs) employing an N<sup>+</sup> subcollector and N<sup>+</sup> collector pedestal—formed by blanket Fe and patterned Si ion implants, intended to reduce the extrinsic collector-base capacitance  $C_{cb}$  associated with the device footprint. The Fe implant is used to compensate Si within the upper 130 nm of the N<sup>+</sup> subcollector that lies underneath the base ohmic contact, as well as compensate the  $\sim 1-7 imes 10^{-7}\,{
m C/cm^2}$ surface charge at the interface between the indium phosphide (InP) substrate and the N<sup>-</sup> collector drift layer. By implanting the subcollector,  $C_{\rm cb}$  associated with the base interconnect pad is eliminated, and when combined with the Fe implant and selective Si pedestal implant, further reduces  $C_{cb}$  by creating a thick extrinsic collector region underneath the base contact. Unlike previous InP heterojunction bipolar transistor collector pedestal processes, multiple epitaxial growths are not required. The InP DHBTs here have simultaneous 352-GHz  $f_{\tau}$  and 403-GHz  $f_{\rm max}$ . The dc current gain  $\beta \approx 38$ , BV<sub>ceo</sub> = 6.0 V, BV<sub>cbo</sub> = 5.4 V, and  $I_{\rm cbo} < 50$  pA at  $V_{\rm cb} = 0.3$  V.

*Index Terms*—Collector pedestal, heterojunction bipolar transistor (HBT), indium phosphide (InP), ion implantation.

## I. INTRODUCTION

W HILE indium phosphide (InP)-based double heterojunction bipolar transistors (DHBTs) benefit from high-carrier mobilities and saturated velocities [1], SiGe heterojunction bipolar transistors (HBTs) have smaller junction dimensions and smaller extrinsic parasitics. Consequently, digital circuit speed in SiGe and InP has been comparable [2], with SiGe offering higher integration scales. Similar scaling of InP HBTs is therefore important.

Manufacturable InP HBT processes [3]–[6] utilizing  $\leq 500$ -nm width emitter junctions ( $W_e$ ) and  $\leq 500$ -nm wide base contacts ( $W_b$ ) have been reported. These processes have demonstrated 350-GHz  $f_{\tau}$ , 400-GHz  $f_{\max}$ , and 150-GHz static frequency dividers. In order to realize a  $\sqrt{2}$  : 1 increase in  $f_{\tau}$ ,  $f_{\max}$ , and digital logic speed through device scaling [7], the emitter and collector junctions must be narrowed ~ 2:1. If the

N. Parthasarathy, Z. Griffith, C. Kadow, U. Singisetti, and M. J. W. Rodwell are with the Department of Electrical and Computer Engineering, University of California, Santa Barbara, CA 93106 USA (e-mail: navin@ece.ucsb.edu).

X.-M. Fang, D. Loubychev, Y. Wu, J. M. Fastenau, and A. W. K. Liu are with IQE Inc., Bethlehem, PA 18015 USA.

Digital Object Identifier 10.1109/LED.2006.872836

collector junction lies under the base contact,  $W_b$  must be reduced and the base contact resistivity  $\rho_c$  lowered substantially. Reducing  $\rho_c$  is not simple, and narrower base contacts present significant challenges for high-yield IC fabrication as well as present a significant bulk metal resistance along the length of the contact. Furthermore, the parasitic base interconnect pad capacitance  $C_{\rm cb,pad}$  becomes a significant fraction of the total  $C_{\rm cb}$  in HBTs with small emitter lengths, which are used for low-power logic.

Several approaches have been pursued to reduce  $C_{\rm cb}$  [8]– [11] as alternatives to reducing  $W_b$ . In collector pedestal processes [10], [11], Si is implanted into an undoped InP layer above the N<sup>+</sup> subcollector to form an N<sup>+</sup> electrical link between the collector drift region and subcollector. Outside this implanted region, the depletion depth is increased and  $C_{\rm cb}$  reduced. There are several difficulties with this method that must be addressed. Two MBE growths are required, the first forming the subcollector and pedestal layers, and the second providing the active HBT layers. DHBTs reported in [11] suffer from a process-dependent charge at the regrowth interface-which if left uncompensated does not decrease  $C_{\rm cb}$  at low bias voltages. The pedestal doping must be kept in the low- $10^{18}$  cm<sup>-3</sup> range to minimize broadening of the pedestal through implant lateral straggle. Lastly, the pedestal processes reported in [10] and [11] only reduce the extrinsic base pad capacitance-it is not removed completely.

In this letter, an alternative process for reducing  $C_{\rm cb}$  is demonstrated, wherein ion implantation alone forms the subcollector and pedestal, and multiple MBE growths are not required. This process utilizes an Fe implanted extrinsic semiinsulating layer for an increased depletion depth underneath the extrinsic collector-base junction, a selectively implanted buried subcollector formed by a deep Si implant, and an N<sup>+</sup> collector pedestal is created by a second set of Si implants. In addition to reducing  $C_{\rm cb}$  and compensating interface charge at the epitaxial growth interface, this technology provides the following enhancements:  $C_{\rm cb}$  associated with the base interconnect pad is eliminated, only one MBE growth is needed, increased wafer planarity is realized, and hence potentially improved yield in the fabrication of large circuits.

Prior to this letter, the highest  $f_{\tau}$  and  $f_{\text{max}}$  reported for an InP DHBT employing a collector pedestal was 252 and 283 GHz [10], respectively, having a 35-nm base and a 110-nm collector, where two MBE growths were required. Here, we report a 352-GHz  $f_{\tau}$  and 403-GHz  $f_{\text{max}}$  InP DHBT utilizing only an ion implantation to form the subcollector and pedestal-like

Manuscript received November 15, 2005; revised February 8, 2006. This work was supported by the Defense Advanced Research Projects Agency (DARPA) under the Technology for Frequency Agile Digitally Synthesized Transmitters (TFASTs) Program N66001-02-C-8080. The review of this letter was arranged by Editor J. del Alamo.

structure. This is the first demonstration of an HBT employing these implant techniques, while being the highest  $f_{\tau}$  and  $f_{\text{max}}$  for a device utilizing ion implants.

## **II. EXPERIMENTAL DETAILS**

The process flow is shown in Fig. 1(a)-(d) and the top view of the device is shown in Fig. 1(e). A semi-insulating InP substrate is implanted with Fe at 150 keV at a fluence of  $2.4 \times 10^{14}$  ions-cm<sup>-2</sup> [Fig. 1(a)], and the wafer is annealed at 700 °C for 5 min. The sample is then selectively implanted [Fig. 1(b)], using SiN<sub>x</sub> as an implant mask, with Si at 350 keV/5  $\times$  10<sup>14</sup> ions-cm<sup>-2</sup> and partially activated at  $600 \text{ }^{\circ}\text{C}/10$  s. The buried subcollector thus formed extends 0.5  $\mu$ m beyond the length of the emitter stripe [Fig. 1(e)]. Iron is a mid-gap acceptor in InP; it fully compensates the Si donors when the Fe concentration exceeds that of Si [12], [13]. This forms a selectively patterned, buried, and isolated N<sup>+</sup> subcollector [Fig. 1(b)] layer. Further, the Fe implant compensates the N-type interface charge between the substrate and collector drift epitaxial layer; importantly, this compensation implant can accommodate a significantly wider range of interface charge variance than could be realized by a p-type compensation layer [11]. An N<sup>+</sup> pedestal linking to the buried subcollector is then formed by a second set of patterned Si implants at 100 keV/4 × 10<sup>14</sup> ions-cm<sup>-2</sup>, 40 keV/7 × 10<sup>13</sup> ions-cm<sup>-2</sup>, and  $10 \text{ keV}/3 \times 10^{13} \text{ ions-cm}^{-2}$ . Raised N<sup>+</sup> pedestals for the collector contacts are simultaneously realized [Fig. 1(c)]. The sample is then annealed at 800  $^{\circ}C/30$  s to activate the Si [14]. Note, to prevent a phosphorous outdiffusion during all anneals, the wafer is capped using  $SiN_x$ .

The active InP DHBT layers are grown by MBE. Growth is initiated with 3.5 nm of undoped InGaAs—it is needed to act as an etch-stop layer between the InP collector and the InP substrate. The collector, base, and emitter layers are then grown using the same design reported in [15] for a triple-mesa InP DHBT. The active device junctions are formed by chemical wet-etch, and since the subcollector has been implanted, a mesa isolation etch is not required—reducing the height of the HBT by  $\sim 500$  nm.

### **III. RESULTS**

Standard transmission line measurements (TLMs) show the base  $\rho_s \approx 610 \ \Omega$  and  $\rho_c \approx 16 \ \Omega \cdot \mu m^2$ . The emitter  $\rho_c$  determined from RF parameter extraction is  $\approx 10 \ \Omega \cdot \mu m^2$ . From TLM and Hall measurements, the sheet resistance of the subcollector is  $\rho_s \approx 21 \ \Omega$ . The resistivity of the pedestal layer measured on separate test wafers is  $\rho \approx 6 \ \Omega \cdot \mu m$ ; similar test structures are not available on the wafer carrying HBTs. The collector contact is made to N<sup>+</sup> InP (without an N<sup>+</sup> InGaAs contact layer) and only partially annealed (Ge/Ni/Ge/Au/Ni/Au, 320 °C/60 s) because at higher temperatures the base  $\rho_c$  would increase rapidly. Consequently, the collector  $\rho_c$  is very high  $\approx 200 \ \Omega \cdot \mu m^2$ .

The HBTs exhibit  $\beta \approx 38$ , common–emitter and common– base breakdown voltages  $BV_{ceo} = 6.0 \text{ V}$  and  $BV_{cbo} = 5.4 \text{ V}$  $(I_c = 50 \,\mu\text{A})$ , collector and base ideality factors  $n_c = 1.18$  and



Fig. 1. Pedestal/subcollector process cross section—(a) blanket surface Fe implant to suppress interface states and form the extrinsic collector depletion regions, (b) deep Si implant to form the subcollector, (c) Si pedestal implant to electrically link the  $N^-$  drift collector and collector contacts to the subcollector, (d) active HBT layers are then grown and device formation ensues, and (e) top view of the device showing the pedestal (hatched lines) and subcollector implants.

 $n_b = 1.53$ , and a collector leakage current  $I_{\rm cbo} < 50$  pA (at an applied  $V_{\rm cb,offset} = 0.3$  V). A plot of the common–emitter current–voltage and Gummel characteristics is shown in Fig. 2. The device  $\beta$ , ideality factors, and collector leakage current are consistent with those measured from the triple-mesa HBT equivalent [15]. By comparison, the triple-mesa HBT



Fig. 2. Common–emitter I-V characteristics ( $I_{b,\rm step} = 100 \,\mu\text{A}$ ) and Gummel characteristics. Emitter junction dimension  $A_{\rm je} = 0.6 \times 4.3 \,\mu\text{m}^2$ .



Fig. 3. Measured microwave gains  $H_{21}$  and Mason's unilateral power gain U at a bias associated with peak  $f_{\tau}$  and  $f_{max}$ . Figure inset  $-f_{\tau}$  and  $f_{max}$  versus  $I_c$ .

in [15] has  $BV_{ceo} = 3.9$  V and  $BV_{cbo} = 4.3$  V. SIMS and capacitance–voltage data indicate that the Fe implant compensates the N<sup>+</sup> subcollector implant to a depth of 130 nm, increasing the depletion depth of the extrinsic collector by this amount. Leakage between adjacent HBTs at 5  $\mu$ m separation is  $\sim 10 \text{ pA}/\mu\text{m}$  at 3 V, indicating adequate device isolation.

DC 45-GHz S-parameter measurements are carried out after performing an off-wafer line-reflect-reflect-match calibration on an Agilent 8510C network analyzer. On-wafer open and short circuit pad structures identical to the ones used by the devices are measured after calibration in order to de-embed their associated parasitics from the device measurements. A maximum 352-GHz  $f_{\tau}$  and 403-GHz  $f_{\text{max}}$  (Fig. 3) is demonstrated at  $I_c = 14$  mA and  $V_{\text{ce}} = 1.96$  V ( $J_e = 5.0$  mA/ $\mu$ m<sup>2</sup>,  $C_{\text{cb}}/I_c = 0.43$  ps/V). The  $f_{\tau}$  and  $f_{\text{max}}$  are determined from an extrapolation through a least square fit between the singlepole transfer functions for H<sub>21</sub> and U to the measured data [13]. This HBT has a  $0.6 \times 4.3 \ \mu$ m<sup>2</sup> emitter junction area  $A_{\text{je}}$ and base mesa width of  $1.3 \ \mu$ m. The pedestal stripe as defined on the photomask is  $0.9 \times 5.25 \ \mu$ m<sup>2</sup> while the length of the subcollector as defined on the photomask is  $5.25 \ \mu$ m [Fig. 1(e)].



Fig. 4. Variation of  $C_{\rm cb}$  with  $V_{\rm cb}$  at  $I_c = 0$  mA for (a) a mesa HBT and the pedestal HBT (b) and variation of  $C_{\rm cb}$  with  $V_{\rm ce}$  at different  $I_c$  to show the effect of high-series collector resistance. Junction areas as well as the emitter, base, and drift collector layer structures of the two HBTs are identical.

Fig. 4(a) compares the variation of  $C_{\rm cb}$  versus  $V_{\rm cb}(I_c =$ 0 mA) between the implanted HBT and a triple-mesa device [13], both using the same footprint and similar active device layer structure. At moderate reverse biases when the collector is fully depleted,  $C_{\rm cb}$  is reduced ~ 30%. The compensation of interface charge is evident, as seen by the reduction in  $C_{\rm cb}$ , compared to a mesa DHBT [15], over the entire measured range of bias voltages. Fig. 4(b) shows the variation of  $C_{\rm cb}$  versus  $I_c$  and  $V_{\rm ce}$ . The HBTs reported here have highcollector resistance  $R_c \sim 32 \Omega$ , which is also evident from the  $I_c - V_{ce}$  characteristics. The voltage drop  $I_c \cdot R_c$  is significant and the collector potential must be progressively increased as  $I_c$ , to fully deplete the drift collector. The lower  $f_{\tau}$  and  $f_{\rm max}$  demonstrated by the implanted HBTs compared to their triple-mesa counterpart (450/490 GHz  $f_{\tau}/f_{\text{max}}$ ) [15] is mostly due to the increased delay associated with the terms  $kT/qI_c$ .  $(C_{\rm cb} + C_{\rm je})$  and  $R_c \cdot C_{\rm cb}$ . The origin of the increased  $R_c$  is in part due to the increased contact resistance and in part due to the resistance in the implanted pedestal and subcollector. The collector-ohmic-contact process steps are being revised so that the collector ohmic is formed prior to a base contact formation by recess etching the base and the collector layers. Experiments on test samples indicate that a high-temperature anneal

(365 °C/60 s) reduces the contact resistivity of the alloyed collector ohmic contact (Ni/GeAu/Ni/Au) to  $\approx 25~\Omega\cdot\mu m^2$ . TLM test structures from a coprocessed wafer indicate an anomalously high vertical-access resistance through the N<sup>+</sup> pedestal layer. Implant dose variability for Fe and Si is thus also under investigation as a secondary cause of the observed high collector access resistance.

#### REFERENCES

- P. Bhattacharya, Properties of Lattice-Matched and Strained Indium Gallium Arsenide. London, U.K.: INSPEC Inst. Elect. Eng., 1993.
- [2] M. Khater, J.-S. Rieh, T. Adam, A. Chinthakindi, J. Johnson, R. Krishnasamy, M. Meghelli, F. Pagette, D. Sanderson, C. Schnabel, K. T. Schonenberg, P. Smith, K. Stein, A. Stricker, S.-J. Jeng, D. Ahlgren, and G. Freeman, "SiGe HBT technology with f<sub>max</sub>/f<sub>τ</sub> = 350/300 GHz and gate delay below 3.3 ps," in *IEDM Tech. Dig.*, San Francisco, CA, Dec. 13–15, 2004, pp. 247–250.
- [3] M. Le, G. He, R. Hess, P. Partyka, B. Li, R. Bryie, S. Rustomji, G. Kim, R. Lee, J. Pepper, M. Helix, R. Milano, R. Elder, D. Jansen, F. Stroili, J. W. Lai, and M. Feng, "Self-aligned InP DHBTs for 150 GHz digital and mixed signal circuits," in *Proc. Int. Conf. Indium Phosphide Relat. Mater.*, May 8–12, 2005, pp. 325–330.
- [4] M. Urteaga, P. Rowell, R. Pierson, B. Brar, M. Dahlström, Z. Griffith, M. J. W. Rodwell, S. Lee, N. Nguyen, and C. Nguyen, "Deep submicron InP DHBT technology with electroplated emitter and base contacts," in *Proc. IEEE Device Res. Conf.*, Notre Dame, IL, Jun. 21–23, 2004, pp. 230–240.
- [5] T. Hussain, Y. Royter, D. Hitko, M. Montes, M. Madhav, I. Milosavljevic, R. Rajavel, S. Thomas, M. Antcliffe, A. Arthur, Y. Boegeman, and M. Sokolich, "First demonstration of sub-0.25 mm-width emitter InP-DHBTs with > 400 GHz f<sub>t</sub> and > 400 GHz f<sub>max</sub>," in *IEDM Tech. Dig.*, San Francisco, CA, Dec. 13–15, 2004, pp. 553–556.
- [6] D. Sawdai, P. C. Chang, V. Gambin, X. Zeng, J. Wang, M. Barsky, B. Chan, B. Oyama, A. Gutierrez-Aitken, and A. Oki, "Vertical scaling

of planarized InP/InGaAs heterojunction bipolar transistors with  $f_t > 350$  GHz  $f_{\rm max} > 500$  GHz," in *Proc. Int. Conf. Indium Phosphide Relat. Mater.*, May 8–12, 2005, pp. 335–338.

- [7] M. J. W. Rodwell, M. Urteaga, T. Mathew, D. Scott, D. Mensa, Q. Lee, J. Guthrie, Y. Betser, S. C. Martin, R. P. Smith, S. Jaganathan, S. Krishnan, S. I. Long, R. Pullela, B. Agarwal, U. Bhattacharya, L. Samoska, and M. Dahlstrom, "Submicron scaling of HBTs," *IEEE Trans. Electron Devices*, vol. 48, no. 11, pp. 159–215, Nov. 2001.
- [8] T. Arai, Y. Harada, S. Yamagami, Y. Miyamoto, and K. Furuya, "C<sub>BC</sub> reduction in GaInAs/InP buried metal heterojunction bipolar transistor," in *Proc. Int. Conf. Indium Phosphide Relat. Mater.*, Williamsburg, VA, May 14–18, 2000, pp. 254–257.
- [9] S. Lee, M. Urteaga, Y. Wei, Y. Kim, M. Dahlstrom, S. Krishnan, and M. Rodwell, "Ultrahigh f<sub>max</sub> InP/InGaAs/InP transferred substrate DHBTs," in *Proc. IEEE Device Res. Conf.*, Santa Barbara, CA, Jun. 24–26, 2002, pp. 107–108.
- [10] J. C. Li, M. Chen, D. A. Hitko, C. H. Fields, B. Shi, R. Rajavel, P. M. Asbeck, and M. Sokolich, "A submicrometer 252 GHz  $f_T$  and 283 GHz  $f_{MAX}$  InP DHBT with reduced  $C_{BC}$  using selectively implanted buried subcollector (SIBS)," *IEEE Electron Device Lett.*, vol. 26, no. 3, pp. 136–138, Mar. 2005.
- [11] Y. Dong, Z. Griffith, M. Dahlstrom, and M. J. W. Rodwell, "C<sub>bc</sub> reduction in InP heterojunction bipolar transistor with selectively implanted collector pedestal," in *Proc. DRC*, Jun. 21–23, 2004, vol. 1, pp. 67–68.
- [12] J. Cheng, S. R. Forrest, B. Tell, D. Wilt, B. Schwartz, and P. D. Wright, "Semi-insulating properties of Fe-implanted InP. I. Current limiting properties of n<sup>+</sup>-semi insulting-n<sup>+</sup> structures," J. Appl. Phys., vol. 58, no. 5, pp. 1780–1786, Sep. 1, 1985.
- [13] A. Gasparotto, A. Carnera, A. Paccagnella, B. Fraboni, F. Priolo, E. Gombia, and R. Mosca, "High-resistance buried layers by MeV Fe implantation in *n*-type InP," *Appl. Phys. Lett.*, vol. 75, no. 5, pp. 668–670, Aug. 2, 1999.
- [14] Properties of Indium Phosphide. London, U.K.: INSPEC Inst. Elect. Eng., 1991, pp. 33–35.
- [15] Z. Griffith, M. J. W. Rodwell, X.-M. Fang, D. Lubyshev, Y. Wu, J. M. Fastenau, and W. K. Liu, "InGaAs/InP DHBTs with 120 nm collector simultaneously high f<sub>τ</sub>, f<sub>max</sub> ≥ 450 GHz," *IEEE Electron Device Lett.*, vol. 26, no. 8, pp. 530–532, Aug. 2005.